Technical Document
Specifications
Brand
Texas InstrumentsMounting Type
Surface Mount
Package Type
SOIC
Pin Count
16
Dimensions
9.9 x 3.91 x 1.58mm
Maximum Operating Supply Voltage
3.6 V
Maximum Operating Temperature
+85 °C
Minimum Operating Supply Voltage
1.65 V
Minimum Operating Temperature
-40 °C
Product details
74LVC Family Decoders/Multiplexers, Texas Instruments
Texas Instruments range of Decoders, Multiplexers and De-multiplexers from the 74LVC Family of Low-voltage CMOS Logic ICs. The 74LVC Family use silicon gate CMOS technology and is designed to operate at 3.3V, allowing a significant reduction in power consumption when compared to 5V systems.
Operating Voltage: 1.65 to 3.6V
5V tolerant inputs
Compatibility: Input LVTTL/TTL, Output LVCMOS
Latch-up performance exceeds 250 mA per JESD 17
ESD protection exceeds JESD 22
74LVC Family
Stock information temporarily unavailable.
€ 3.45
€ 0.345 Each (In a Pack of 10) (Exc. Vat)
€ 4.17
€ 0.417 Each (In a Pack of 10) (inc. VAT)
Standard
10

€ 3.45
€ 0.345 Each (In a Pack of 10) (Exc. Vat)
€ 4.17
€ 0.417 Each (In a Pack of 10) (inc. VAT)
Stock information temporarily unavailable.
Standard
10

| Quantity | Unit price | Per Pack |
|---|---|---|
| 10 - 40 | € 0.345 | € 3.45 |
| 50 - 190 | € 0.292 | € 2.92 |
| 200 - 490 | € 0.258 | € 2.58 |
| 500+ | € 0.224 | € 2.24 |
Technical Document
Specifications
Brand
Texas InstrumentsMounting Type
Surface Mount
Package Type
SOIC
Pin Count
16
Dimensions
9.9 x 3.91 x 1.58mm
Maximum Operating Supply Voltage
3.6 V
Maximum Operating Temperature
+85 °C
Minimum Operating Supply Voltage
1.65 V
Minimum Operating Temperature
-40 °C
Product details
74LVC Family Decoders/Multiplexers, Texas Instruments
Texas Instruments range of Decoders, Multiplexers and De-multiplexers from the 74LVC Family of Low-voltage CMOS Logic ICs. The 74LVC Family use silicon gate CMOS technology and is designed to operate at 3.3V, allowing a significant reduction in power consumption when compared to 5V systems.
Operating Voltage: 1.65 to 3.6V
5V tolerant inputs
Compatibility: Input LVTTL/TTL, Output LVCMOS
Latch-up performance exceeds 250 mA per JESD 17
ESD protection exceeds JESD 22
